

### Microprocessor-Compatible 12-Bit D/A Converter

### AD667

#### 1.0 <u>SCOPE</u>

This specification documents the detailed requirements for Analog Devices space qualified die including die qualification as described for Class K in MIL-PRF-38534, Appendix C, Table C-II except as modified herein.

The manufacturing flow described in the STANDARD DIE PRODUCTS PROGRAM brochure at <a href="http://www.analog.com/marketSolutions/militaryAerospace/pdf/Die\_Broc.pdf">http://www.analog.com/marketSolutions/militaryAerospace/pdf/Die\_Broc.pdf</a> is to be considered a part of this specification.

This data sheet specifically details the space grade version of this product. A more detailed operational description and a complete data sheet for commercial product grades can be found at <a href="http://www.analog.com/AD667">www.analog.com/AD667</a>

| 2.0 | Part Number | The complete part number(s) of this specification follow: |
|-----|-------------|-----------------------------------------------------------|
|     | Part Number | Description                                               |
|     | AD667-000C  | Microprocessor-Compatible 12- Bit D/A Converter           |

#### 3.0 <u>Die Information</u>

3.1 <u>Die Dimensions</u>

| Die Size          | Die Thickness  | Bond Pad Metalization |
|-------------------|----------------|-----------------------|
| 142 mil x 184 mil | 19 mil ± 2 mil | Al/Cu                 |

#### 3.2 Die Picture



#### ASD0013003

Rev. F

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies.

| 1.  | 20V SPAN             | 15. DB11 (MSB) |
|-----|----------------------|----------------|
| 2.  | 10V SPAN             | 16. DB10       |
| 3.  | SUM JCT.             | 17. DB9        |
| 4.  | BIP OFF              | 18. DB8        |
| 5.  | AGND                 | 19. DB7        |
| 6.  | V <sub>REF</sub> OUT | 20. DB6        |
| 7.  | V <sub>REF</sub> IN  | 21. DB5        |
| 8.  | $+V_{CC}$            | 22. DB4        |
| 9.  | V <sub>OUT</sub>     | 23. DB3        |
| 10. | $-V_{EE}$            | 24. DB2        |
| 11. | CS*                  | 25. DB1        |
| 12. | A3                   | 26. DB0(LSB)   |
| 13. | A2                   | 27. POWER GND  |
| 14. | A1                   | 28. A0         |
| *A  | Active Low Input     |                |

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com Fax: 781.326.8703 © 2011 Analog Devices, Inc. All rights reserved.

### 3.3 Absolute Maximum Ratings 1/

| V <sub>CC</sub> to power ground range                     | 0V dc to +18V dc                                                        |
|-----------------------------------------------------------|-------------------------------------------------------------------------|
| V <sub>EE</sub> to power ground range                     | 0V dc to -18V dc                                                        |
| Digital inputs (pins 11-15, 17-28) to power ground range. | .±0.3V dc                                                               |
| Reference in to reference ground                          | ±12V dc                                                                 |
| Bipolar offset to reference ground                        | ±12V dc                                                                 |
| 10V span R to reference ground                            | ±12V dc                                                                 |
| 20V span R to reference ground                            | ±24V dc                                                                 |
| Reference out, $V_{OUT}$ (pins 6 and 9)                   | continuous short to power ground,<br>momentary short to V <sub>CC</sub> |
| Storage Temperature Range                                 | 65°C to +150°C                                                          |
| Junction Temperature (T <sub>J</sub> )+1                  | 150°C                                                                   |
| Ambient Operating Temperature Range                       |                                                                         |
|                                                           |                                                                         |

Absolute Maximum Ratings Notes:

<u>1/</u> Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.

#### 4.0 Die Qualification

In accordance with class-K version of MIL-PRF-38534, Appendix C, Table C-II, except as modified herein.

(a) Qual Sample Size and Qual Acceptance Criteria - 10/0

(b) Qual Sample Package – DIP

(c) Pre-screen electrical test over temperature performed post-assembly prior to die qualification.

## AD667

| Table I - Dice Electrical Characteristics |                                                                                                          |                                                                           |              |              |        |  |  |
|-------------------------------------------|----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--------------|--------------|--------|--|--|
| Parameter                                 | Symbol                                                                                                   | Conditions <u>1/</u>                                                      | Limit<br>Min | Limit<br>Max | Units  |  |  |
| Resolution                                | RES                                                                                                      |                                                                           | 12           |              | Bits   |  |  |
| Relative Accuracy                         | RA                                                                                                       | All bits with positive<br>errors on & All bits with<br>negative error on. |              | ±0.5         | LSB    |  |  |
| Differential Nonlinearity                 | DNL                                                                                                      | Major carry errors                                                        |              | ±0.75        | LSB    |  |  |
| Gain Error <u>2/</u>                      | AE                                                                                                       | All bits on; All bits high                                                |              | .20          | %FSR   |  |  |
| Unipolar Offset Error                     | Vos                                                                                                      | All bits off; All bits low                                                |              | ±2           | LSB    |  |  |
| Bipolar Zero Error                        | B <sub>PZE</sub>                                                                                         | MSB on, all other bits off                                                |              | ±0.1         | %FSR   |  |  |
| Reference Output Voltage <u>3/</u>        | ce Output Voltage <u>3/</u> $V_{REF}$ Bipolar mode,<br>$V_{S} = \pm 11.4V$ , 9.9<br>0.1 mA external load |                                                                           | 9.9          | 10.1         | V      |  |  |
| Dowor Cupply Dejection Datio              | PSRR                                                                                                     | All bits on;<br>+11.4V≤ VCC ≤ +16.5V                                      |              | 10           | ppm of |  |  |
| Power Supply Rejection Ratio              | PORK                                                                                                     | All bits on;<br>-11.4V≥ VEE ≥ -16.5V                                      |              | 10           | FSR/%  |  |  |
|                                           |                                                                                                          |                                                                           |              |              | -      |  |  |
| Power Supply Current                      | lcc                                                                                                      | $V_s = \pm 16.5 \text{ V}$ , All bits on                                  |              | 12           | mA     |  |  |
|                                           | I <sub>EE</sub>                                                                                          |                                                                           |              | 25           |        |  |  |
| Digital Input High Voltage                | Vih                                                                                                      |                                                                           | 2            |              | V      |  |  |
| Digital Input Low Voltage                 | VIL                                                                                                      |                                                                           |              | 0.8          | V      |  |  |
| Digital Input High Current                | Ін                                                                                                       | V <sub>IH</sub> =5.5 V                                                    |              | 10           | μΑ     |  |  |
| Digital Input Low Current                 | Ι <sub>ΙL</sub>                                                                                          | $V_{IL} = 0V$                                                             |              | 5            | μA     |  |  |

#### Table I Notes:

<u>1/</u>

 $V_{CC}$  = +15V,  $V_{EE}$  = -15V, 50 $\Omega$  resistor pin 6 to pin 7 A<sub>O</sub>, A<sub>1</sub>, A<sub>2</sub>, A<sub>3</sub>, CS = Logic "0",  $V_{IH}$  = 2V,  $V_{IL}$  =0.8V, Unipolar configuration unless otherwise specifed. Unipolar configuration – Pins 1 and 2 to Pin 9, Pin 4 to Pin 5. Bipolar configuration – Pin 1 to Pin 9, 50 $\Omega$  resistor Pin 4 to Pin 6.

- <u>2/</u> <u>3/</u>
- Adjustable to 0. In subgroup 1, the reference output is loaded with 0.5mA nominal reference current, 1.0 mA bipolar offset current and 0.1 mA additional current.

### AD667

| Parameter                                   | Symbol             | Conditions <u>1/</u>                                         | ns <u>1/</u> Sub-<br>groups |     | Limit<br>Max | Units          |
|---------------------------------------------|--------------------|--------------------------------------------------------------|-----------------------------|-----|--------------|----------------|
| Resolution                                  | RES                |                                                              |                             | 12  |              | Bits           |
|                                             | RA                 | All bits with positive errors on &                           | 1                           |     | ±0.5         | LSB            |
| Relative Accuracy                           |                    | All bits with negative error on.                             | 2, 3                        |     | ±0.75        |                |
| Differential Nonlinearity                   | DNL                | Major carry errors                                           | 1                           |     | ±0.75        | LSB            |
| Differential Nonlinearity                   | DINE               | imajor carry errors                                          | 2, 3                        |     | ±1           |                |
| Gain Error <u>2/</u>                        | A <sub>E</sub>     |                                                              | 1                           |     | 0.2          | %FSI           |
| Gain Temperature<br>Coefficient             | TCA <sub>E</sub>   | All bits on; All bits high                                   | 2, 3                        |     | 30           | ppm/           |
| Unipolar Offset Error                       | Vos                |                                                              | 1                           |     | ±2           | LSB            |
| Unipolar Offset Temperature<br>Coefficient  | TCVos              | All bits off; All bits low                                   | 2, 3                        |     | ±3           | ppm/           |
| Bipolar Zero Error <u>2/</u>                | B <sub>PZE</sub>   |                                                              | 1                           |     | ±0.14        | %FS            |
| B <sub>PZE</sub> Temperature<br>Coefficient | TCB <sub>PZE</sub> | MSB on, all other bits off                                   | 2, 3                        |     | ±12          | ppm/           |
| Reference Output Voltage <u>3/</u>          | V <sub>REF</sub>   | Bipolar mode,<br>$V_S = \pm 11.4V$ ,<br>0.1 mA external load | 1, 2, 3                     | 9.9 | 10.1         | v              |
|                                             | 0000               | All bits on;<br>+11.4V≤ VCC ≤ +16.5V                         | 1                           |     | 10           | ppm c<br>FSR/% |
| Power Supply Rejection Ratio                | PSRR               | All bits on;<br>-11.4V≥ V <sub>EE</sub> ≥ -16.5V             | 1                           |     | 10           |                |
|                                             | lcc                | $V_s = \pm 16.5 \text{ V}$ , All bits on                     | 1                           |     | 12           |                |
| Power Supply Current                        | EE                 |                                                              | 1                           |     | 25           | mA             |
| Digital Input High Voltage                  | V <sub>IH</sub>    |                                                              | 1, 2, 3                     | 2   |              | V              |
| Digital Input High Voltage                  | VIL                |                                                              | 1                           |     | 0.8          | v              |
|                                             | VIL                |                                                              | 2, 3                        |     | 0.7          |                |
| Digital Input High Voltage                  | lн                 | V <sub>IH</sub> =5.5 V                                       | 1                           |     | 10           |                |
| Digital Input High Voltage                  | Ι <sub>L</sub>     | V <sub>IL</sub> =0V                                          | 1                           |     | 5            | μΑ             |

Table II Notes:

 $V_{CC}$  = +15V,  $V_{EE}$  = -15V, 50 $\Omega$  resistor pin 6 to pin 7 A<sub>O</sub>, A<sub>1</sub>, A<sub>2</sub>, A<sub>3</sub>, CS = Logic "0", V<sub>IH</sub> = 2.0V, V<sub>IL</sub> =0.8V, Unipolar configuration unless otherwise specified. Unipolar configuration -Pins 1 and 2 to Pin 9, Pin 4 to Pin 5. Bipolar configuration – Pin 1 to Pin 9, 50 $\Omega$  resistor Pin 4 to Pin 6. Adjustable to 0. 1/

<u>2/</u> <u>3/</u> In subgroup 1, the reference output is loaded with 0.5mA nominal reference current, 1.0 mA bipolar offset current and 0.1 mA additional current. In subgroups 2 and 3, only the 0.5 mA reference input current is applied. The reference must be buffered to supply external loads at elevated temperatures.

| Table III - Delta Parameter Table |                  |                         |     |                      |     |       |               |       |
|-----------------------------------|------------------|-------------------------|-----|----------------------|-----|-------|---------------|-------|
|                                   | Parameter Symbol | Sub- Post Burn In Limit |     | Post Life Test Limit |     | Life  |               |       |
| Parameter                         |                  | groups                  | Min | Max                  | Min | Max   | Test<br>Delta | Units |
| Input Offset Voltage              | Vos              | 1                       |     | ±3                   |     | ±4    | ±1            | LSB   |
| Bipolar Zero Error                | BPZE             | 1                       |     | ±0.19                |     | ±0.24 | ±0.05         | %FS   |
| Power Supply Current              | lcc              | 1                       |     | 13.2                 |     | 14.4  | 1.2           | mA    |
| Power Supply Current              | I <sub>EE</sub>  | 1                       |     | 27.5                 |     | 30    | 2.5           | mA    |

### 5.0 Life Test/Burn-In Information

- 5.1 HTRB is not applicable for this drawing.
- 5.2 Burn-in is per MIL-STD-883 Method 1015 test condition B or C.
- 5.3 Steady state life test is per MIL-STD-883 Method 1005.

# AD667

| Rev | Description of Change                                                         | Date          |
|-----|-------------------------------------------------------------------------------|---------------|
| А   | Initiate                                                                      | 9-Apr-02      |
| В   | Update 1.0 Scope description.                                                 | 1 Aug. 2007   |
| С   | Update header/footer & add to 1.0 Scope description                           | Mar. 3, 2008  |
| D   | Add Junction Temperature (T٫)+150°C to 3.3 Absolute Max. Ratings              | April 2, 2008 |
| Е   | Updated Section 4.0c note to indicate pre-screen temp testing being performed | 5-JUN-2009    |
| F   | Update Fonts and sizes to ADI standard                                        | 22-Sept-2011  |
|     |                                                                               |               |

© 2011 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective companies. Printed in the U.S.A. 10/11



www.analog.com

ASD0013003 Rev. F | Page 6 of 6